# PCI Subsystem -2- (Core)

<kernel v4.14>

# **PCI Subsystem Initialization**

pci\_driver\_init()

drivers/pci/pci-driver.c

```
1  static int __init pci_driver_init(void)
2  {
3    return bus_register(&pci_bus_type);
4  }
5  postcore_initcall(pci_driver_init);
```

Register the PCI bus type below.

drivers/pci/pci-driver.c

```
01 | struct bus_type pci_bus_type = {
      02
03
04
05
06
       .shutdown = pci_device_shutdown,
07
08
       .dev_groups = pci_dev_groups,
09
       .bus_groups = pci_bus_groups,
       .drv_groups = pci_drv_groups,
10
11
       pm = PCI_PM_OPS_PTR,
12
                 = pci_bus_num_vf,
13
14 EXPORT_SYMBOL(pci_bus_type);
```

jake.dothome.co.kr/pci-2/ 1/30

#### **PCI Device & Driver Match**



(http://jake.dothome.co.kr/wp-content/uploads/2018/09/pci\_bus\_match-1.png)

### pci\_bus\_match()

drivers/pci/pci-driver.c

```
01
02
       pci_bus_match - Tell if a PCI device structure has a matching PCI dev
    ice id structure
03
       @dev: the PCI device structure to match against
04
       @drv: the device driver to search for matching PCI device id structur
    es
05
06
       Used by a driver to check whether a PCI device present in the
07
       system is in its list of supported devices. Returns the matching
08
       pci_device_id structure or %NULL if there is no match.
09
    static int pci_bus_match(struct device *dev, struct device_driver *drv)
10
11
12
        struct pci_dev *pci_dev = to_pci_dev(dev);
        struct pci_driver *pci_drv;
13
        const struct pci_device_id *found_id;
14
15
16
        if (!pci_dev->match_driver)
17
            return 0;
18
        pci_drv = to_pci_driver(drv);
19
20
        found_id = pci_match_device(pci_drv, pci_dev);
21
        if (found_id)
22
            return 1;
23
24
        return 0;
25
```

When a device or driver is added to the PCI bus, it is a function to check whether they match each other.

jake.dothome.co.kr/pci-2/ 2/30

#### pci\_match\_device()

drivers/pci/pci-driver.c

```
01
02
      pci_match_device - Tell if a PCI device structure has a matching PCI
    device id structure
03
       @drv: the PCI driver to match against
04
      @dev: the PCI device structure to match against
05
06
     * Used by a driver to check whether a PCI device present in the
     * system is in its list of supported devices. Returns the matching
07
08
      pci_device_id structure or %NULL if there is no match.
09
10
    static const struct pci_device_id *pci_match_device(struct pci_driver *d
11
                                 struct pci_dev *dev)
12
    {
13
        struct pci_dynid *dynid;
14
        const struct pci_device_id *found_id = NULL;
15
        /* When driver_override is set, only bind to the matching driver */
16
17
        if (dev->driver_override && strcmp(dev->driver_override, drv->name))
18
            return NULL;
19
        /* Look at the dynamic ids first, before the static ones */
20
21
        spin_lock(&drv->dynids.lock);
        list_for_each_entry(dynid, &drv->dynids.list, node) {
22
23
            if (pci_match_one_device(&dynid->id, dev)) {
24
                found_id = &dynid->id;
25
                break;
26
27
28
        spin_unlock(&drv->dynids.lock);
29
30
        if (!found_id)
            found_id = pci_match_id(drv->id_table, dev);
31
32
33
        /* driver_override will always match, send a dummy id */
34
        if (!found_id && dev->driver_override)
35
            found_id = &pci_device_id_any;
36
37
        return found_id;
38
```

Matches PCI devices and drivers registered on the PCI bus with each other and returns the matched pci\_device\_id pointers. If they are not matched, it returns null.

- This is the case when the driver name to be used for the device is specified in code lines 17~18. If the device is not overdriven, it returns null.
- In code lines 21~28, check the match with the devices registered in the dynids list first.
- If it is not matched in code lines 30~31, check the match at the id table specified in the driver.
- If lines 34~35 of the code are still unmatched and there is a driver override setting, it returns pci\_device\_id\_any.

## **Match Priority**

1. Dynamic PCI Devices

jake.dothome.co.kr/pci-2/ 3/30

- 2. Static PCI devices with id table
- 3. If overdrive is specified

If the PCI device is set to overdrive by specifying the driver name, only that driver can be matched.

#### pci\_match\_one\_device()

drivers/pci/pci.h

```
01
02
       pci match one device - Tell if a PCI device structure has a matching
03
                               PCI device id structure
04
       @id: single PCI device id structure to match
05
      @dev: the PCI device structure to match against
06
07
      Returns the matching pci_device_id structure or %NULL if there is no
    match.
08
    static inline const struct pci_device_id *
09
    pci_match_one_device(const struct pci_device_id *id, const struct pci_de
10
    v *dev)
11
        if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
12
13
            (id->device == PCI_ANY_ID || id->device == dev->device) &&
14
            (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_
    vendor) &&
15
            (id->subdevice == PCI ANY ID || id->subdevice == dev->subsystem
    device) &&
            !((id->class ^ dev->class) & id->class mask))
16
17
            return id;
18
        return NULL;
19
```

If all of the conditions for the next match are satisfied, it returns pci\_device\_id as-is, and if it is not matched, it returns null.

- True if the vendor name, device name, subvendor name, and sub-device name are specified, or if the PCI\_ANY\_ID is listed.
- The class should be the same.

#### pci\_match\_id()

drivers/pci/pci-driver.c

```
01
02
      pci_match_id - See if a pci device matches a given pci_id table
03
       @ids: array of PCI device id structures to search in
04
      @dev: the PCI device structure to match against.
05
06
      Used by a driver to check whether a PCI device present in the
07
      system is in its list of supported devices. Returns the matching
08
      pci_device_id structure or %NULL if there is no match.
09
10
      Deprecated, don't use this as it will not catch any dynamic ids
11
      that a driver might want to check for.
12
    const struct pci_device_id *pci_match_id(const struct pci_device_id *id
13
                         struct pci_dev *dev)
14
15
```

jake.dothome.co.kr/pci-2/ 4/30

```
17
18
19
                      return ids;
20
                  ids++;
21
22
23
         return NULL;
24
25
    EXPORT_SYMBOL(pci_match_id);
```

if (ids) {

If any of the designated pci\_device\_id vendor, subvendor, or class mask are specified, the match will be checked. If no match is resolved, it returns null.

### **PCI Driver Probe**

2023/12/20 17:11

16



(http://jake.dothome.co.kr/wp-content/uploads/2018/09/pci\_device\_probe-1a.png)

### pci\_device\_probe()

drivers/pci/pci-driver.c

```
01
    static int pci_device_probe(struct device *dev)
02
03
        int error;
        struct pci_dev *pci_dev = to_pci_dev(dev);
04
05
        struct pci_driver *drv = to_pci_driver(dev->driver);
06
07
        pci_assign_irq(pci_dev);
08
09
        error = pcibios_alloc_irq(pci_dev);
10
        if (error < 0)</pre>
11
            return error;
12
13
        pci_dev_get(pci_dev);
14
        if (pci_device_can_probe(pci_dev)) {
15
            error = __pci_device_probe(drv, pci_dev);
16
            if (error) {
```

jake.dothome.co.kr/pci-2/ 5/30 Set the legacy interrupt of the PCI device and proceed with the probe.

- In line 7 of the code, the legacy interrupt to be used by the PCI device is assigned by reading the PCI configuration information.
- In code lines 9~11, the interrupt to be used by the pci device is obtained from the PC using ACPI and assigned.
- In code lines 13~20, increment the PCI device's reference counter by 1 and proceed with the probe.

#### pci\_device\_can\_probe()

drivers/pci/pci-driver.c

```
01 | #ifdef CONFIG_PCI_IOV
    static inline bool pci_device_can_probe(struct pci_dev *pdev)
02
03
            return (!pdev->is_virtfn || pdev->physfn->sriov->drivers_autopro
04
    be);
05
06
    #else
    static inline bool pci_device_can_probe(struct pci_dev *pdev)
07
08
09
            return true;
10
11 #endif
```

The pci device can probe() function is always 1 if PCI IO Virtualization is not enabled.

• If PCI IO Virtualization is enabled, it returns 1 only if the drivers autoprobe is set.

#### \_\_pci\_device\_probe()

drivers/pci/pci-driver.c

```
01
        _pci_device_probe - check if a driver wants to claim a specific PCI
02
    device
03
     * @drv: driver to call to check if it wants the PCI device
04
       @pci_dev: PCI device being probed
05
     * returns 0 on success, else error.
06
      side-effect: pci_dev->driver is set to drv when drv claims pci_dev.
07
98
    static int __pci_device_probe(struct pci_driver *drv, struct pci_dev *pc
09
    i_dev)
10
11
        const struct pci_device_id *id;
12
        int error = 0;
13
        if (!pci_dev->driver && drv->probe) {
14
15
            error = -ENODEV;
16
```

jake.dothome.co.kr/pci-2/

If a driver has not yet been assigned to the PCI device and the driver's probe hook function exists, the match ID is obtained and the probe is performed.

• If a driver is already specified, it returns success (0) without proceeding with the match or probe process.

#### pci\_call\_probe()

drivers/pci/pci-driver.c

```
static int pci_call_probe(struct pci_driver *drv, struct pci_dev *dev,
01
02
                  const struct pci_device_id *id)
03
    {
04
        int error, node, cpu;
05
        struct drv_dev_and_id ddi = { drv, dev, id };
06
07
         * Execute driver initialization on node where the device is
08
         * attached. This way the driver likely allocates its local memory
09
         * on the right node.
10
11
12
        node = dev_to_node(&dev->dev);
13
        dev->is_probed = 1;
14
15
        cpu_hotplug_disable();
16
17
         * Prevent nesting work_on_cpu() for the case where a Virtual Functi
18
    on
         * device is probed from work_on_cpu() of the Physical device.
19
         */
20
21
        if (node < 0 || node >= MAX_NUMNODES || !node_online(node) ||
            pci_physfn_is_probed(dev))
22
23
            cpu = nr_cpu_ids;
24
        else
25
            cpu = cpumask_any_and(cpumask_of_node(node), cpu_online_mask);
26
27
        if (cpu < nr_cpu_ids)</pre>
28
            error = work_on_cpu(cpu, local_pci_probe, &ddi);
29
        else
            error = local_pci_probe(&ddi);
30
31
32
        dev->is_probed = 0;
33
        cpu_hotplug_enable();
34
        return error;
35
```

Use the CPU's workqueue on the node where the PCI device is located to invoke the PCI driver's probe.

- On line 12 of the code, find the node number that corresponds to the PCI device.
- In line 13 of the code, indicate that the PCI device is in the process of being probeed.
- If another CPU hotplug is being performed on line 15, wait for it to complete before acquiring the lock.

jake.dothome.co.kr/pci-2/ 7/30

- In line 21~25 of the code, find the CPU number of one of the online CPUs running on the node. If PCI IO Virtualization is working, use the current CPU.
- On lines 27~30 of the code, call the local pci probe function from the workqueue on the CPU.
- On line 32 of the code, the PCI device's probe progress is complete, so clear it.
- Disable the CPU hotplug lock in code line 33.

#### local\_pci\_probe()

drivers/pci/pci-driver.c

```
01
   static long local_pci_probe(void *_ddi)
02
03
        struct drv_dev_and_id *ddi = _ddi;
04
        struct pci_dev *pci_dev = ddi->dev;
        struct pci_driver *pci_drv = ddi->drv;
05
        struct device *dev = &pci_dev->dev;
06
07
        int rc;
98
09
         * Unbound PCI devices are always put in D0, regardless of
10
         * runtime PM status. During probe, the device is set to
11
         * active and the usage count is incremented.
12
                                                        If the driver
         * supports runtime PM, it should call pm_runtime_put_noidle(),
13
         * or any other runtime PM helper function decrementing the usage
14
15
         * count, in its probe routine and pm_runtime_get_noresume() in
         * its remove routine.
16
         */
17
18
        pm_runtime_get_sync(dev);
19
        pci_dev->driver = pci_drv;
20
        rc = pci_drv->probe(pci_dev, ddi->id);
        if (!rc)
21
22
            return rc;
        if (rc < 0) {
23
            pci_dev->driver = NULL;
24
25
            pm_runtime_put_sync(dev);
26
            return rc:
27
28
29
         * Probe function should return < 0 for failure, 0 for success
         * Treat values > 0 as success, but warn.
30
31
        dev_warn(dev, "Driver probe function unexpectedly returned %d\n", r
32
    c);
33
        return 0;
34
```

After the PCI device recovers from sleep, increment the PM reference counter. It then calls the PCI driver's probe function.

jake.dothome.co.kr/pci-2/

## **Legacy IRQ Assignment**



(http://jake.dothome.co.kr/wp-content/uploads/2018/09/pci\_assign\_irq-1.png)

## pci\_assign\_irq()

drivers/pci/setup-irq.c

```
void pci_assign_irq(struct pci_dev *dev)
02
03
            u8 pin;
04
            u8 slot = -1;
05
            int irq = 0;
06
            struct pci_host_bridge *hbrg = pci_find_host_bridge(dev->bus);
07
98
            if (!(hbrg->map_irq))
                    dev_dbg(&dev->dev, "runtime IRQ mapping not provided by
09
    arch\n");
10
                     return;
11
12
13
            /* If this device is not on the primary bus, we need to figure o
    иt
14
               which interrupt pin it will come in on.
                                                           We know which slot
    it
15
               will come in on 'cos that slot is where the bridge is.
                                                                           Each
16
               time the interrupt line passes through a PCI-PCI bridge we mu
    st
17
               apply the swizzle function. */
18
19
            pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
            /* Cope with illegal. */
20
21
            if (pin > 4)
22
                    pin = 1;
23
24
            if (pin)
                     /^{*} Follow the chain of bridges, swizzling as we go.
25
```

jake.dothome.co.kr/pci-2/ 9/30

Assign legacy interrupts to be used by PCI devices by reading the PCI configuration information. The detailed operation is as follows.

- In line 6 of the code, we obtain the host bridge for the PCI bus.
- In code lines 19~22, read the interrupt pin (1~4) from the PCI device's default configuration header information. However, PCI devices that do not use interrupts will read 0.
  - PCI INTERRUPT PIN(0x3d)
- In lines 26~27 of code, we get the slot number via the (\*swizzle\_irq) hook function implemented in the Noise Bridge.
- For the pin number read from lines 33~35, pass the slot and pin arguments via the (\*map\_irq) hook function implemented in the host bridge, read the hwirq from the ACPI or device tree, and know the virq mapped to it.
- In line 37~39 of the code, set it to dev->irg and print a log message.
- On line 43 of the code, record the interrupt number on the interrupt line of the PCI device's default configuratio header information.
  - PCI INTERRUPT LINE(0x3c)

## **PCI Driver Registration**

#### pci\_register\_driver()

include/linux/pci.h

PCI drivers can be registered using the macro function above.

#### \_\_pci\_register\_driver()

drivers/pci/pci-driver.c

jake.dothome.co.kr/pci-2/ 10/30

```
01
02
        _pci_register_driver - register a new pci driver
03
       @drv: the driver structure to register
04
       @owner: owner module of drv
05
       @mod_name: module name string
06
07
      Adds the driver structure to the list of registered drivers.
08
      Returns a negative value on error, otherwise 0.
09
      If no error occurred, the driver remains registered even if
      no device was claimed during registration.
10
11
    int __pci_register_driver(struct pci_driver *drv, struct module *owner,
12
                               const char *mod_name)
13
14
            /* initialize common driver fields */
15
16
            drv->driver.name = drv->name;
17
            drv->driver.bus = &pci_bus_type;
            drv->driver.owner = owner;
18
19
            drv->driver.mod name = mod name;
20
            drv->driver.groups = drv->groups;
21
22
            spin_lock_init(&drv->dynids.lock);
23
            INIT_LIST_HEAD(&drv->dynids.list);
24
25
            /* register with core */
26
            return driver_register(&drv->driver);
27
   EXPORT_SYMBOL(__pci_register_driver);
```

Register the requested PCI driver on the PCI bus.

• Use Dynids to dynamically manage the identity of PCI devices.

#### pci\_driver Struct

This is the structure used to register PCI drivers.

include/linux/pci.h

```
01
   struct pci_driver {
02
        struct list_head node;
        const char *name;
03
04
        const struct pci_device_id *id_table; /* must be non-NULL for prob
    e to be called */
                      (struct pci_dev *dev, const struct pci_device_id *i
05
            (*probe)
        int
          /* New device inserted */
        void (*remove) (struct pci_dev *dev);
06
                                               /* Device removed (NULL if n
    ot a hot-plug capable driver) */
        int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Devic
07
    e suspended */
        int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
08
09
            (*resume_early) (struct pci_dev *dev);
10
        int (*resume) (struct pci_dev *dev);
                                                                 /* Device wo
    ken up */
11
        void (*shutdown) (struct pci_dev *dev);
12
        int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pde
        const struct pci_error_handlers *err_handler;
13
        const struct attribute_group **groups;
14
15
        struct device_driver
                                driver;
16
        struct pci_dynids dynids;
17
   };
```

• \*name

jake.dothome.co.kr/pci-2/ 11/30

- Driver Name
- \*id\_table
  - Specifies the ID table of the PCI devices that you want to match and use.
- (\*probe)
  - When a new device is added, it specifies a probe hook function.
- (\*remove)
  - Specifies the hook function to call when the device is removed.
- (\*suspend),
- (\*suspend\_late),
- (\*resume\_early),
- (\*resume),
- (\*shutdown)
  - These are power-saving hook functions and are used for legacy PCI driver compatibility.
  - Recent interfaces use driver->pm, which is embedded in the PCI driver.
- (\*sriov\_configure)
  - This is a hook function for setting up single-root I/O virtualization that allows you to specify the number of virtual functions (VFs) to be operated.
- \*err\_handler
  - Specifies a pci\_error\_handlers structure containing callbacks to handle PCI bus error events.
- \*\*groups
  - Specifies an array of attribute groups for the driver.
- driver
  - It is an embedded driver.
- dynids
  - This is a list to manage dynamic IDs.

jake.dothome.co.kr/pci-2/

## **PCI Device Scan**



(http://jake.dothome.co.kr/wp-content/uploads/2018/09/pci\_scan\_root\_bus\_bridge-1.png)

## **Route Bus Bridge Scan**

pci\_scan\_root\_bus\_bridge()

drivers/pci/probe.c

```
01
  int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
02
03
            struct resource_entry *window;
04
            bool found = false;
05
            struct pci_bus *b;
06
            int max, bus, ret;
07
08
            if (!bridge)
09
                    return -EINVAL;
10
            resource_list_for_each_entry(window, &bridge->windows)
11
12
                     if (window->res->flags & IORESOURCE_BUS) {
                             found = true;
13
                             break;
14
```

jake.dothome.co.kr/pci-2/ 13/30

```
}
15
16
17
             ret = pci_register_host_bridge(bridge);
18
            if (ret < 0)
19
                     return ret;
20
21
            b = bridge->bus;
22
            bus = bridge->busnr;
23
24
            if (!found) {
25
                     dev_info(&b->dev,
26
                      "No busn resource found for root bus, will use [bus %02
    x-ff]\n",
27
                              bus);
28
                     pci_bus_insert_busn_res(b, bus, 255);
29
            }
30
31
            max = pci_scan_child_bus(b);
32
33
            if (!found)
                     pci_bus_update_busn_res_end(b, max);
34
35
36
            return 0;
37
   EXPORT_SYMBOL(pci_scan_root_bus_bridge);
38
```

#### Scan the Route Bus Bridge.

- If the bridge is null in line 8~9, it returns a -EINVAL error.
- In lines 11~15 of the code, only if there is a bus resource among the platform resources, set the found value to true and leave the loop.
- Register the host bridge in lines 17~19 of code.
- If no bus resource is found in code lines 21~29, create and add a bus resource to use the bus number from the bus number to 0xff of the requested bus as an argument.
  - If this is the first time a host bridge is registered, the resource will be registered on bus numbers 0 through 255.
- Scan the child bus at code line 31.
- If the first bus resource was not found in code lines 33~34 and it was created and added, the bus resource is updated up to the bus number of the child bus.

#### Child Bus Scan

#### pci\_scan\_child\_bus()

drivers/pci/probe.c

```
01
    unsigned int pci_scan_child_bus(struct pci_bus *bus)
02
    {
            unsigned int devfn, pass, max = bus->busn_res.start;
03
04
            struct pci_dev *dev;
05
            dev_dbg(&bus->dev, "scanning bus\n");
06
07
08
            /* Go find them, Rover! */
            for (devfn = 0; devfn < 0x100; devfn += 8)
09
                    pci_scan_slot(bus, devfn);
10
11
            /* Reserve buses for SR-IOV capability. */
12
13
            max += pci_iov_bus_range(bus);
```

jake.dothome.co.kr/pci-2/ 14/30

```
14
15
               After performing arch-dependent fixup of the bus, look behind
16
17
               all PCI-to-PCI bridges on this bus.
18
            if (!bus->is_added) {
19
                     dev_dbg(&bus->dev, "fixups for bus\n");
20
                     pcibios_fixup_bus(bus);
21
22
                     bus->is_added = 1;
23
            }
24
25
            for (pass = 0; pass < 2; pass++)
26
                     list_for_each_entry(dev, &bus->devices, bus_list) {
27
                             if (pci_is_bridge(dev))
                                     max = pci_scan_bridge(bus, dev, max, pas
28
    s);
29
                     }
30
31
               Make sure a hotplug bridge has at least the minimum requested
32
             * number of buses.
33
34
35
            if (bus->self && bus->self->is_hotplug_bridge && pci_hotplug_bus
    _size) {
                     if (max - bus->busn_res.start < pci_hotplug_bus_size -</pre>
36
    1)
37
                             max = bus->busn_res.start + pci_hotplug_bus_size
    - 1;
38
                     /* Do not allocate more buses than we have room left */
39
40
                     if (max > bus->busn_res.end)
41
                             max = bus->busn_res.end;
42
            }
43
44
             * We've scanned the bus and so we know all about what's on
45
46
               the other side of any bridges that may be on this bus plus
               any devices.
47
48
49
             * Return how far we've got finding sub-buses.
50
            dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
51
52
            return max;
53
    EXPORT_SYMBOL_GPL(pci_scan_child_bus);
```

#### Scan the child PCI bus.

- Scan the entire slot from code lines 9~10.
- In line 13 of code, the max value is skipped by that amount in order to reserve the bus number used by the virtual function.
- If the bus is added for the first time on lines 19~23 of code, perform a PCIBOS fixup.
  - Each architecture has its own code.
    - For arm, use the arm/kernel/bios32.c pcibios\_fixup\_bus() function.
    - In the case of arm64, it does not perform the fixup code.
- On code lines 25~29, scan all PCI bridge devices currently registered on the bus twice.
- Leave the bus number for the hot plug bus on code lines 35~42.

jake.dothome.co.kr/pci-2/ 15/30

#### **PCI Slot Scan**

#### pci\_scan\_slot()

drivers/pci/probe.c

```
01
02
       pci_scan_slot - scan a PCI slot on a bus for devices.
03
       @bus: PCI bus to scan
04
       @devfn: slot number to scan (must have zero function.)
05
06
       Scan a PCI slot on the specified PCI bus for devices, adding
07
       discovered devices to the @bus->devices list. New devices
       will not have is_added set.
98
09
       Returns the number of new devices found.
10
11
12
    int pci_scan_slot(struct pci_bus *bus, int devfn)
13
14
            unsigned fn, nr = 0;
15
            struct pci_dev *dev;
16
17
            if (only_one_child(bus) && (devfn > 0))
18
                     return 0; /* Already scanned the entire slot */
19
20
            dev = pci_scan_single_device(bus, devfn);
21
            if (!dev)
22
                    return 0;
23
            if (!dev->is_added)
24
                    nr++;
25
            for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, f)
26
    n)){
27
                     dev = pci_scan_single_device(bus, devfn + fn);
28
                    if (dev) {
29
                             if (!dev->is_added)
30
                                     nr++;
31
                             dev->multifunction = 1;
32
                     }
33
34
35
            /* only one slot has pcie device */
36
            if (bus->self && nr)
37
                    pcie_aspm_init_link_state(bus->self);
38
39
            return nr;
40
   EXPORT_SYMBOL(pci_scan_slot);
41
```

#### Scan the PCI slot.

- In code lines 17~18, if the device is already connected to the PCIe port, or if it is prevented from scanning, it returns 0.
- Scan one device from code lines 20~22. If no devices are scanned, it returns 0.
- In line 23~24 of the code, increment the NR unless the device has already been added.
- In code lines 26~33, scan one device for the following functions: If the device is added, set the multifunction setting.
- In line 36~37 of the code, if the device is added to the PCIe root port device, initialize the link state.

jake.dothome.co.kr/pci-2/ 16/30

## **Single Device Scan**

### pci\_scan\_single\_device()

drivers/pci/probe.c

```
struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
02
            struct pci_dev *dev;
03
04
05
            dev = pci_get_slot(bus, devfn);
            if (dev) {
06
07
                     pci_dev_put(dev);
98
                     return dev;
09
            }
10
11
            dev = pci_scan_device(bus, devfn);
12
            if (!dev)
13
                     return NULL;
14
15
            pci_device_add(dev, bus);
16
17
            return dev;
18
    EXPORT_SYMBOL(pci_scan_single_device);
```

Scan a device and add it as a PCI device.

- In line 5~9 of the code, import the device that corresponds to devfn among the devices registered in the bus.
- Scan the devfn device in line 11~13 of the code.
- In line 15 of the code, add the device that was successfully scanned as a PCI device.

#### **PCI Device Scan**

#### pci\_scan\_device()

drivers/pci/probe.c

```
01
     * Read the config data for a PCI device, sanity-check it
02
03
      and fill in the dev structure...
04
    static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
05
06
            struct pci_dev *dev;
07
98
            u32 l;
09
            if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
10
11
                     return NULL;
12
13
            dev = pci_alloc_dev(bus);
            if (!dev)
14
15
                     return NULL;
16
17
            dev->devfn = devfn;
            dev->vendor = l & 0xffff;
18
19
            dev \rightarrow device = (l \gg 16) \& 0xffff;
20
21
            pci_set_of_node(dev);
22
23
            if (pci_setup_device(dev)) {
24
                     pci_bus_put(dev->bus);
```

jake.dothome.co.kr/pci-2/ 17/30

Scan the PCI device corresponding to one devfn and set it up. If it fails, it returns null.

- In line 10~11 of the code, the device ID and vendor ID of the PCI device of the requested bus device function number are read within a maximum of 60 seconds.
- Assign a PCI device in code lines 13~15. Then, substitute pci\_dev\_type for the type and increase the bus reference counter by 1.
- In lines 17~19 of the code, specify the devfn for the PCI device and assign the device ID to the 16-bit vendor you know.
- In line 21 of the code, search for the node for that device in the child node of the host controller's device tree and assign it to the of\_node.
  - The bits[15:8] value of the "reg" attribute value is the device (slot) and function number.
- Read the configuration space header information from lines 23~27 to set up the PCI device.

#### pci\_bus\_read\_dev\_vendor\_id()

drivers/pci/probe.c

```
bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
02
                                         int timeout)
03
             if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
04
05
                      return false;
06
07
             /* some broken boards return 0 or ~0 if a slot is empty: */
             if (*l == 0xffffffff || *l == 0x00000000 ||
    *l == 0x0000ffff || *l == 0xffff0000)
08
09
                      return false;
10
11
12
             if (pci_bus_crs_vendor_id(*l))
                      return pci_bus_wait_crs(bus, devfn, l, timeout);
13
14
15
             return true;
16
    EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
```

It reads the device ID and vendor ID from the configuration space of the requested bus device function, prints them to argument L, and returns true.

- Read the vendor ID from the configuration space of the bus device function requested in line 4~5 of the code and find out it in argument I. If it can't be read, it returns false.
- Returns false if the slot is empty on lines 8~10 of the code.
- There may be a delay when reading the vendor ID from code lines 12~13. In such a case, it will try to read again with a delay of 1 second to 2 times within the timeout range.
  - 참고: PCI: Add pci\_bus\_crs\_vendor\_id() to detect CRS response data
     (https://github.com/torvalds/linux/commit/62bc6a6f7468bc6d6cb39177504e79df401aea76
     )

jake.dothome.co.kr/pci-2/

## **PCI Device Setup**

#### pci\_setup\_device()

drivers/pci/probe.c -1/2-

```
01
02
       pci_setup_device - fill in class and map information of a device
03
       @dev: the device structure to fill
04
05
      Initialize the device structure with information about the device's
06
       vendor, class, memory and IO-space addresses, IRQ lines etc.
      Called at initialisation of the PCI subsystem and by CardBus service
07
08
      Returns 0 on success and negative if unknown type of device (not norm
    аl,
      bridge or CardBus).
09
10
11
    int pci_setup_device(struct pci_dev *dev)
12
13
            u32 class;
14
            u16 cmd;
15
            u8 hdr_type;
16
            int pos = 0;
17
            struct pci_bus_region region;
18
            struct resource *res;
19
20
            if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
21
                    return -EIO;
22
23
            dev->sysdata = dev->bus->sysdata;
24
            dev->dev.parent = dev->bus->bridge;
25
            dev->dev.bus = &pci_bus_type;
            dev->hdr_type = hdr_type & 0x7f;
26
            dev->multifunction = !!(hdr_type & 0x80);
27
28
            dev->error_state = pci_channel_io_normal;
29
            set_pcie_port_type(dev);
30
31
            pci_dev_assign_slot(dev);
32
            /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
33
               set this higher, assuming the system even supports it.
34
            dev->dma_mask = 0xffffffff;
35
36
            dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->
    bus),
                         dev->bus->number, PCI_SLOT(dev->devfn),
37
38
                         PCI_FUNC(dev->devfn));
39
            pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
40
41
            dev->revision = class & 0xff;
42
            dev->class = class >> 8;
                                                          /* upper 3 bytes */
43
44
            dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %
    #08x\n",
45
                       dev->vendor, dev->device, dev->hdr_type, dev->class);
46
47
            /* need to have dev->class ready */
48
            dev->cfg_size = pci_cfg_space_size(dev);
49
50
            /* need to have dev->cfg_size ready */
51
            set_pcie_thunderbolt(dev);
52
            /* "Unknown power state" */
53
54
            dev->current_state = PCI_UNKNOWN;
55
56
            /* Early fixups, before probing the BARs */
            pci_fixup_device(pci_fixup_early, dev);
57
            /* device class may be changed after fixup */
58
```

jake.dothome.co.kr/pci-2/

Read the configuration space header information to configure pci\_dev information.

- In line 20~21 of the code, read the header type from the PCI configuration space of the device.
- Fill in the information of the PCI device in lines 23~28 of the code.
  - If the header type bit15 is 1, it is an mmultifunction device.
- Set the PCIe device information in line 29 of the code.
  - Read PCIe capability in Configuration Space to learn pcie\_cap, pcie\_flags\_reg, pcie\_mpss, and has\_secondary\_link information.
- On line 31 of the code, specify the slot number in the bus.
- Line 34 of code allows for both 32bit PCI DMA zones.
- Specify the device name in line 36~38 of the code.
  - "<4 digit domain number>: < 2 digit bus number>: < digit slot number>.<2 digit function number>"
- In line 40~45 of the code, read the double word (4 byte) value corresponding to class\_revision from the configuration space, assign the bottom 8 bits to the revision value of the device, and assign the remaining value to the class. It then debugs this information.
- In line 48 of the code, we find out the size of the configaration space.
  - PCI: Standard Size 256
  - o PCIe: 256 for default size, 4096 for extended information
  - pcix: Supports extended information for basic sizes 256, 266M, or 533Mhz, allowing the
     4096
- In line 51 of the code, if the vendor in the PCI\_EXT\_CAP\_ID\_VNDR cap is Intel and the vendor header ID is Thunderbolt, set the is thunderbolt to 1.
- On line 55 of the code, set the initial PM state to unknown.
- If there is a PCI fixup hook to run at boot time on code lines 58~60, do it.
  - DECLARE\_PCI\_FIXUP\_EARLY() macro action.
  - Create a pci\_fixup struct and store it in the .pci\_fixup\_early section.
  - Certain architectures and driver routines are present.
    - It doesn't exist in the arm64 architecture, but in the arm architecture there are fixup\_early routines for three devices from PCI\_VENDOR\_ID\_PLX vendors.
    - drivers/pci/quirks.c has fixup\_early routines for specific vendors and devices.
      - e.g. PCI\_VENDOR\_ID\_BROADCOM, 0x16cd and 0x16f0 devices, call the quirk\_paxc\_bridge() hook function.
- This code only applies when using fake BAR in the host/pcie-tango.c driver on code lines 62~70. Omission.

jake.dothome.co.kr/pci-2/ 20/30

• On line 72 of the code, the PCI command register is tested with INTX\_DISABLE (bit10) bit history to see if it is immutable.

#### drivers/pci/probe.c -2/2-

```
/* header type */
01
            switch (dev->hdr type) {
02
            case PCI_HEADER_TYPE_NORMAL:
                                                           /* standard header
                     if (class == PCI_CLASS_BRIDGE_PCI)
03
04
                             goto bad;
05
                     pci_read_irq(dev);
06
                     pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
07
                     pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev-
    >subsystem_vendor);
                     pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsys
08
    tem_device);
09
10
                      * Do the ugly legacy mode stuff here rather than broken
11
    chip
12
                      * quirk code. Legacy mode ATA controllers have fixed
                      * addresses. These are not always echoed in BARO-3, and
13
                      * BARO-3 in a few cases contain junk!
14
15
                     if (class == PCI_CLASS_STORAGE_IDE) {
16
17
                             u8 progif;
18
                             pci_read_config_byte(dev, PCI_CLASS_PROG, &progi
    f);
19
                             if ((progif & 1) == 0) {
20
                                      region.start = 0x1F0;
21
                                      region.end = 0x1F7;
22
                                      res = &dev->resource[0];
23
                                      res->flags = LEGACY_IO_RESOURCE;
24
                                      pcibios_bus_to_resource(dev->bus, res, &
    region);
25
                                     dev_info(&dev->dev, "legacy IDE quirk: r
    eg 0x10: %pR\n",
26
                                               res);
27
                                      region.start = 0x3F6;
28
                                      region.end = 0x3F6;
29
                                      res = &dev->resource[1];
30
                                      res->flags = LEGACY_IO_RESOURCE;
31
                                      pcibios_bus_to_resource(dev->bus, res, &
    region);
                                      dev_info(&dev->dev, "legacy IDE guirk: r
32
    eg 0x14: %pR\n",
33
                                               res);
34
                             if ((progif & 4) == 0) {
35
36
                                      region.start = 0x170;
37
                                      region.end = 0x177;
38
                                     res = &dev->resource[2];
                                      res->flags = LEGACY_IO_RESOURCE;
39
                                      pcibios_bus_to_resource(dev->bus, res, &
40
    region);
                                     dev_info(&dev->dev, "legacy IDE quirk: r
41
    eg 0x18: %pR\n",
                                               res);
42
43
                                      region.start = 0x376;
44
                                      region.end = 0x376;
                                      res = &dev->resource[3];
45
46
                                      res->flags = LEGACY_IO_RESOURCE;
47
                                      pcibios_bus_to_resource(dev->bus, res, &
    region);
```

jake.dothome.co.kr/pci-2/ 21/30

```
2023/12/20 17:11
                                           PCI Subsystem -2- (Core) - Munc Blog
                                            dev_info(&dev->dev, "legacy IDE guirk: r
      48
          eg 0x1c: %pR\n",
      49
                                                      res);
                                    }
      50
      51
      52
                           break;
      53
      54
                  case PCI_HEADER_TYPE_BRIDGE:
                                                                  /* bridge header */
      55
                           if (class != PCI_CLASS_BRIDGE_PCI)
      56
                                    goto bad;
      57
                           /* The PCI-to-PCI bridge spec requires that subtractive
      58
                              decoding (i.e. transparent) bridge must have programm
          ing
                              interface code of 0x01. */
      59
      60
                           pci_read_irg(dev);
                           dev->transparent = ((dev->class & 0xff) == 1);
      61
      62
                           pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
      63
                           set_pcie_hotplug_bridge(dev);
      64
                           pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
      65
                           if (pos) {
                                    pci_read_config_word(dev, pos + PCI_SSVID_VENDOR
      66
          _ID, &dev->subsystem_vendor);
      67
                                    pci_read_config_word(dev, pos + PCI_SSVID_DEVICE
           _ID, &dev->subsystem_device);
      68
      69
                           break;
      70
                                                                  /* CardBus bridge he
      71
                   case PCI_HEADER_TYPE_CARDBUS:
          ader */
      72
                           if (class != PCI_CLASS_BRIDGE_CARDBUS)
      73
                                    goto bad;
      74
                           pci_read_irq(dev);
                           pci_read_bases(dev, 1, 0);
      75
      76
                           pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &d
          ev->subsystem_vendor);
                           pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->sub
      77
          system_device);
      78
                           break;
      79
      80
                  default:
                                                                  /* unknown header */
      81
                           dev_err(&dev->dev, "unknown header type %02x, ignoring d
          evice\n",
      82
                                    dev->hdr_type);
      83
                           return -EIO;
      84
      85
                  bad:
                           dev_err(&dev->dev, "ignoring class %#08x (doesn't match
      86
          header type \%02x)\n'',
                                    dev->class, dev->hdr_type);
      87
      88
                           dev->class = PCI_CLASS_NOT_DEFINED << 8;</pre>
      89
                   }
      90
      91
                  /* We found a fine healthy device, go go go... */
      92
                  return 0;
      93
```

- In code lines 1~8, the header type of the PCI device is Normal Device.
  - Read the irq line and (0~5) irq number,
  - BAR0~5 address and BAR6-ROM address.
  - Read the subsystem vendor ID and device ID.
- Omit the code for IDE type storage in code lines 16~52
- In code lines 54~69, the header type of the PCI device is Bridge.
  - Read the irg line and (0~5) irg number,

jake.dothome.co.kr/pci-2/ 22/30

- BAR0~1 address and BAR6-ROM address. Read whether hot-plug is supported and apply it to the is\_hotplug\_bridge.
- If a subsystem vendor CAP exists, it reads the subsystem vendor ID and device ID for it.
- In code lines 71~78, the header type of the PCI device is Cardbus.
  - Read the irq line and (0~5) irq number,
  - BAR0 address and BAR6-ROM address. Read whether hot-plug is supported and apply it to the is\_hotplug\_bridge.
  - If a subsystem vendor CAP exists, it reads the subsystem vendor ID and device ID for it.

## **BAR(Base Address Register) Setup**

When a PCI host controller detects a PCI device by scanning the bus, it sets up the PCI device, which reads the PCI device's BAR registers, reads the size and type of IO or memory the PCI device has, and records it to the physical memory address of the host CPU.

#### Mem32 Type BAR

The BAR value of a PCI device records a portion of the BAR register at the factory and provides it as Read Only.

- The notation of Size is determined by recording all the bits in the BAR register as 1 and then determining the size by the position value of the lowest bit set to 4, excluding type 1 bits.
  - Below we found 26 in bit1, so we can figure out that it is 0x400\_0000 (64MB) in size.
- Finally, it is completed by recording the address of the deployed resource, starting with the physical address of the host CPU of the memory type specified in ranges in the device tree.
  - 예) ranges = <0x82000000 0 0 0x20000000 0 0x400\_0000>;

Type: Pre-fetchable Mem32

PCI Address: 0x0

■ Host CPU Physical Address: 0x20000000

Size: 0x4000000 (64MB)

jake.dothome.co.kr/pci-2/ 23/30



(http://jake.dothome.co.kr/wp-content/uploads/2018/10/pci-54.png)

#### Mem64 Type BAR

The following illustration shows two BARs being used to get the address of 2-bit memory.

- The notation of Size is determined by recording all bits in the BAR1 and BAR2 registers as 1, and then determining the size by the position value of the lowest bit set to 4, except for type 1 bits.
  - Below we found 30 on bit1, so we can figure out that the size is 0x4000\_0000 (1GB).
- Finally, it is completed by recording the address of the deployed resource, starting with the physical address of the host CPU of the memory type specified in ranges in the device tree.
  - 예) ranges = <0x83000000 0 0 4 0x80000000 0 0x4000\_0000>;
    - Type: Pre-fetchable Mem64
    - PCI Address: 0x0
    - Host CPU Physical Address: 0x4\_80000000
    - Size: 0x40000000 (1GB)

jake.dothome.co.kr/pci-2/ 24/30



(http://jake.dothome.co.kr/wp-content/uploads/2018/10/pci-55a.png)

#### I/O Type BAR

The following figure shows BAR3 representing the IO address.

- The notation of Size is determined by recording all the bits in the BAR3 register as 1 and then using the position value of the lowest bit set to 2, except for type 1 bits.
  - Since 12 is found in bit1 below, we can figure out that the size is 0x1000 (4KB).
- Finally, it is completed by recording the address of the deployed resource, starting with the physical address of the host CPU of the IO type specified in ranges in the device tree.
  - 예) ranges = <0x81000000 0 0 0x24000000 0 0x1000>;
    - Type: I/O
    - PCI Address: 0x0
    - Host CPU Physical Address: 0x24000000
    - Size: 0x1000 (4KB)

jake.dothome.co.kr/pci-2/ 25/30



(http://jake.dothome.co.kr/wp-content/uploads/2018/10/pci-56a.png)

jake.dothome.co.kr/pci-2/ 26/30

## Set up and add PCI devices



content/uploads/2018/09/pci\_device\_add-1a.png)

## pci\_device\_add()

drivers/pci/probe.c

```
void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
{
    int ret;
    pci_configure_device(dev);
}
```

jake.dothome.co.kr/pci-2/ 27/30

12 13

14 15

16

17

18 19

20

21

22 23 24

25

26

27 28

29 30

31

32 33

34

35 36

37 38

39

40

41 42

43

44 45

46

47

48

```
dev->dev.dma_parms = &dev->dma_parms;
dev->dev.coherent_dma_mask = 0xffffffffull;
pci_set_dma_max_seg_size(dev, 65536);
pci_set_dma_seg_boundary(dev, 0xffffffff);
/* Fix up broken headers */
pci_fixup_device(pci_fixup_header, dev);
/* moved out from guirk header fixup code */
pci_reassigndev_resource_alignment(dev);
/* Clear the state saved flag. */
dev->state saved = false;
/* Initialize various capabilities */
pci_init_capabilities(dev);
 * Add the device to our list of discovered devices
 * and the bus list for fixup functions, etc.
down_write(&pci_bus_sem);
list_add_tail(&dev->bus_list, &bus->devices);
up_write(&pci_bus_sem);
ret = pcibios_add_device(dev);
WARN_ON(ret < 0);
/* Setup MSI irq domain */
pci_set_msi_domain(dev);
/* Notifier could use PCI capabilities */
dev->match_driver = false;
ret = device_add(&dev->dev);
WARN_ON(ret < 0);
```

- In line 5 of the code, set the MPS, extended tag, relaxed ordering, and hot plug parameter information of the PCI device.
- In line 6 of code, substitute the pci\_release\_dev() function on the (\*release) hook of the PCI device.
- In code lines 8~14, set the device node with the node number used by the bus, and set the device's DMA-related settings to the maximum.
- If you have a pci\_fixup\_header fuku for a specific device in line 17 of the code, do this.
  - DECLARE\_PCI\_FIXUP\_HEADER() macro action.
  - Create a pci\_fixup struct and store it in the .pci\_fixup\_header section.
- If you specified the resource\_alignment bus attribute in line 20 of the code, perform resource alignment. (PowerPC only)
  - resource\_alignment=
    - [<order of align>@] [<domain>:]<bus>:<slot>.<func>
    - [:noresize] [; ...]
- On line 23 of code, let pm state save or not false.
- Initialize the various caps in line 26 of code.

jake.dothome.co.kr/pci-2/ 28/30

- Add the device to the bus in line 32~34 of code.
- In line 36 of the code, the device is mapped according to the PCIBOS settings.
  - This is only if you have a BIOS such as x86, s390, powerpc, or sparc.
  - o arm, arm64 are not applicable.
- On line 40 of the code, specify the IRQ domain for the MSI.
- Add the device in lines 43~44 but don't do the match action.

### pci\_configure\_device()

drivers/pci/probe.c

```
static void pci_configure_device(struct pci_dev *dev)
01
02
            struct hotplug_params hpp;
03
04
            int ret;
05
            pci_configure_mps(dev);
06
07
            pci_configure_extended_tags(dev, NULL);
            pci_configure_relaxed_ordering(dev);
98
09
            memset(&hpp, 0, sizeof(hpp));
10
            ret = pci_get_hp_params(dev, &hpp);
11
12
            if (ret)
                     return;
13
14
            program_hpp_type2(dev, hpp.t2);
15
            program_hpp_type1(dev, hpp.t1);
16
            program_hpp_type0(dev, hpp.t0);
17
18
```

Set the MPS, extended tag, relaxed ordering, hot plug parameter information of the PCI device, etc.

- In line 6 of the code, set the mps of the PCI device to the Maximum Payload Size (mps) value of the PCI Upstream bridge.
  - If the MPS of the PCI device and the PCI upstream bridge are the same, no changes are required.
  - You can use one of the following values: 128, 256, 512, 1024, 2048, or 4096.
  - If the PCI bus is not already configured, it can also be handled later.
- If the extended tag of the PCI host is set in line 7 of the code, it also sets the PCI device.
  - If the Extended Tag bit is set in the PCIe EXP\_DEVCAP, the device's settings are changed depending on whether the host can handle the Extended Tag.
  - The message "disabling Extended Tags" or "enabling Extended Tags" is displayed.
- In line 8 of the code, if the PCI root port does not allow relaxed ordering, the PCI device's settings are also cleared.
  - If the PCI\_EXP\_DEVCTL\_RELAX\_EN bit of the PCI\_EXP\_DEVCTL register is set, and the root port has a PCI\_DEV\_FLAGS\_NO\_RELAXED\_ORDERING flag set, the PCI\_EXP\_DEVCTL\_RELAX\_EN of the PCI\_EXP\_DEVCTL register of the PCI device is cleared.
  - "Disable Relaxed Ordering because the Root Port didn't support it" message is printed.
- In code lines 10~13, when using ACPI, get the PCI Hot Plug parameter and set it on the PCI device.

jake.dothome.co.kr/pci-2/ 29/30

# consultation

- PCI Subsystem -1- (Basic) (http://jake.dothome.co.kr/pci-1) | 문c
- PCI Subsystem -2- (Core) | Question C Current Article
- PCI Subsystem -3- (Host Controller) (http://jake.dothome.co.kr/pci-3) | 문c

| LEAVE A COMMENT                                                     |                                                                          |
|---------------------------------------------------------------------|--------------------------------------------------------------------------|
| Your email will not be published. Required fields are marked with * |                                                                          |
| Comments                                                            |                                                                          |
|                                                                     |                                                                          |
|                                                                     |                                                                          |
|                                                                     |                                                                          |
|                                                                     |                                                                          |
|                                                                     |                                                                          |
|                                                                     |                                                                          |
|                                                                     |                                                                          |
| name *                                                              |                                                                          |
|                                                                     |                                                                          |
| email *                                                             |                                                                          |
|                                                                     |                                                                          |
|                                                                     |                                                                          |
| Website                                                             |                                                                          |
|                                                                     |                                                                          |
| WRITE A COMMENT                                                     |                                                                          |
|                                                                     |                                                                          |
| <b>∢</b> Today's ('18.09.05) Traffic Exceeded (http://              | /jake.dothome.co.kr/atraffic-1/)                                         |
|                                                                     | PCI Subsystem -3- (Host Controller) > (http://jake.dothome.co.kr/pci-3/) |
|                                                                     |                                                                          |
|                                                                     |                                                                          |
| Munc Blog (2015 ~ 2023)                                             |                                                                          |

jake.dothome.co.kr/pci-2/ 30/30